Please use this identifier to cite or link to this item: http://gukir.inflibnet.ac.in:8080/jspui/handle/123456789/3639
Title: Design of low bandwidth peripherals using high performance bus architecture
Authors: Roopa M
Vani R.M
Hunagund P.V.
Keywords: Advanced microcontroller bus architecture
Advanced Peripheral Bus
System On Chip
Issue Date: 2012
Citation: Procedia Engineering , Vol. 30 , , p. 274 - 282
Abstract: System on-chip (SOC) communication has a significant impact on system performance, power dissipation and time to market. System designers, as well as the researchers community focuses on low power dissipation. A reliable on-chip communication standard is a must in any SOC. The AMBA 2.0 APB is a peripheral bus standard for low bandwidth peripheral. In this paper, we present the design of APB controller which handles the transactions between the master and peripheral devices. The final design which integrates the peripheral devices with the APB controller and simulated.
URI: 10.1016/j.proeng.2012.01.861
http://gukir.inflibnet.ac.in:8080/jspui/handle/123456789/3639
Appears in Collections:2. Conference Papers

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.